The first comprehensive, in-depth guide to chip scale packaging, this reference gives you cutting-edge information on the most important new development in electronic packaging since surface mount technology (SMT). Featuring the latest design techniques, plus details on more than 40 different types
Wafer-Level Chip-Scale Packaging: Analog and Power Semiconductor Applications
โ Scribed by Shichun Qu, Yong Liu (auth.)
- Publisher
- Springer-Verlag New York
- Year
- 2015
- Tongue
- English
- Leaves
- 336
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
โฆ Synopsis
Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.
โฆ Table of Contents
Front Matter....Pages i-xvii
Demand and Challenges for Wafer-Level Chip-Scale Analog and Power Packaging....Pages 1-14
Fan-In Wafer-Level Chip-Scale Package....Pages 15-38
Fan-Out Wafer-Level Chip-Scale Package....Pages 39-62
Stackable Wafer-Level Analog Chip-Scale Package....Pages 63-90
Wafer-Level Discrete Power Mosfet Package Design....Pages 91-117
Wafer-Level Packaging TSV/Stack Die for Integration of Analog and Power Solution....Pages 119-146
Thermal Management, Design, and Analysis for WLCSP....Pages 147-172
Electrical and Multiple Physics Simulation for Analog and Power WLCSP....Pages 173-225
WLCSP Assembly....Pages 227-255
WLCSP Typical Reliability and Test....Pages 257-317
Back Matter....Pages 319-322
โฆ Subjects
Electronics and Microelectronics, Instrumentation; Circuits and Systems; Engineering Thermodynamics, Heat and Mass Transfer
๐ SIMILAR VOLUMES
The first comprehensive, in-depth guide to chip scale packaging, this reference gives you cutting-edge information on the most important new development in electronic packaging since surface mount technology (SMT). Featuring the latest design techniques, plus details on more than 40 different types
<p><p>This comprehensive guide to fan-out wafer-level packaging (FOWLP) technology compares FOWLP with flip chip and fan-in wafer-level packaging. It presents the current knowledge on these key enabling technologies for FOWLP, and discusses several packaging technologies for future trends. The Taiwa
This book introduces high power semiconductor laser packaging design. The challenges of the design and various packaging and testing techniques are detailed by the authors. New technologies and current applications are described in detail.
"Wide Bandgap Power Semiconductor Packaging: Materials, Components, and Reliability addresses the key challenges that WBG power semiconductors face during integration, including heat resistance, heat dissipation and thermal stress, noise reduction at high frequency and discrete components, and cha