𝔖 Bobbio Scriptorium
✦   LIBER   ✦

A CMOS chip pair for digital TV: S Suzuki, K Kawai, K Muramatsu, T Makino, S Saji (Toshiba Microelectron. Center, Kawasaki, Japan) 1987 IEEE International Solid State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition, New York, USA, 25–27 Feb. 1987 (Coral Gables, FL, USA: Lewis Winner, Feb. 1987), pp. 204–205, 403


Publisher
Elsevier Science
Year
1988
Tongue
English
Weight
95 KB
Volume
19
Category
Article
ISSN
0026-2692

No coin nor oath required. For personal study only.


📜 SIMILAR VOLUMES


A 120 ns 4 Mb CMOS EPROM: S Atsumi, S Ta
📂 Article 📅 1988 🏛 Elsevier Science 🌐 English ⚖ 91 KB

A 4-K byte/17-ns cache memory has been introduced to a 1.3 pm CMOS/bipolar macrocell library for VLSI computers. The memory includes an address translation function, which uses an MOS memory cell and a comparator merged with a bipolar sense amplifier to accelerate access time. (6 refs.)

A 7 ns 128K multichip ECL RAM-with-logic
📂 Article 📅 1988 🏛 Elsevier Science 🌐 English ⚖ 91 KB

A 4-K byte/17-ns cache memory has been introduced to a 1.3 pm CMOS/bipolar macrocell library for VLSI computers. The memory includes an address translation function, which uses an MOS memory cell and a comparator merged with a bipolar sense amplifier to accelerate access time. (6 refs.)

4 Mb pseudo/virtually SRAM: S Yoshioka,
📂 Article 📅 1988 🏛 Elsevier Science 🌐 English ⚖ 91 KB

A 4-K byte/17-ns cache memory has been introduced to a 1.3 pm CMOS/bipolar macrocell library for VLSI computers. The memory includes an address translation function, which uses an MOS memory cell and a comparator merged with a bipolar sense amplifier to accelerate access time. (6 refs.)