Modelling of source-coupled logic gates
β Scribed by M. Alioto; G. Palumbo; S. Pennisi
- Book ID
- 102132691
- Publisher
- John Wiley and Sons
- Year
- 2002
- Tongue
- English
- Weight
- 197 KB
- Volume
- 30
- Category
- Article
- ISSN
- 0098-9886
- DOI
- 10.1002/cta.188
No coin nor oath required. For personal study only.
β¦ Synopsis
Abstract
In this paper, the modelling of CMOS SCL gates is addressed. The topology both with and without output buffer is treated, and the noise margin as well as propagation delay performance are analytically derived, using standard BSIM3v3 model parameters.
The propagation delay model of a single SCL gate is based on proper linearization of the circuit and the assumption of a singleβpole behaviour. To generalize the results obtained to cascaded gates, the effect of the input rise time and the loading effect of an SCL gate are discussed.
The expressions obtained are simple enough to be used for pencilβandβpaper evaluations and are helpful from the early design phases, as they relate SCL gates performance to design and process parameters, allowing the designer to gain an intuitive understanding of performance dependence on design parameters and technology.
The model has been validated by comparison with extensive simulations using a 0.35βΒ΅m CMOS process. The model agrees well with the simulated results, since in realistic cases the difference is less than 20% both for noise margin and delay. Therefore, the model proposed can be profitably used for pencilβandβpaper evaluations and for computerβbased timing analysis of complex SCL circuits. Copyright Β© 2002 John Wiley & Sons, Ltd.
π SIMILAR VOLUMES