𝔖 Scriptorium
✦   LIBER   ✦

πŸ“

Logic testing and design for testability

✍ Scribed by Hideo Fujiwara


Publisher
The MIT Press
Year
1990
Tongue
English
Leaves
293
Series
MIT Press series in computer systems
Edition
2pr.
Category
Library

⬇  Acquire This Volume

No coin nor oath required. For personal study only.

✦ Synopsis


Today's computers must perform with increasing reliability, which in turn depends on the problem of determining whether a circuit has been manufactured properly or behaves correctly. However, the greater circuit density of VLSI circuits and systems has made testing more difficult and costly. This book notes that one solution is to develop faster and more efficient algorithms to generate test patterns or use design techniques to enhance testabilityβ€”that is, ''design for testability.'' Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the complexity of testing. Because the cost of hardware is decreasing as the cost of testing rises, there is now a growing interest in these techniques for VLSI circuits.

The first half of the book focuses on the problem of testing: test generation, fault simulation, and complexity of testing. The second half takes up the problem of design for testability: design techniques to minimize test application and/or test generation cost, scan design for sequential logic circuits, compact testing, built-in testing, and various design techniques for testable systems.

Hideo Fujiwara is an associate professor in the Department of Electronics and Communication, Meiji University. Logic Testing and Design for Testability is included in the Computer Systems Series, edited by Herb Schwetman


πŸ“œ SIMILAR VOLUMES


VLSI Test Principles and Architectures:
✍ Laung-Terng Wang, Cheng-Wen Wu, Xiaoqing Wen πŸ“‚ Library πŸ“… 2006 πŸ› Morgan Kaufmann 🌐 English

This book is a comprehensive guide to new DFT methods that will show the readers how to design a testable and quality product, drive down test cost, improve product quality and yield, and speed up time-to-market and time-to-volume. Π“β€šΠ’Β· Most up-to-date coverag

VLSI Test Principles and Architectures:
✍ Laung-Terng Wang, Cheng-Wen Wu, Xiaoqing Wen πŸ“‚ Library πŸ“… 2006 πŸ› Morgan Kaufmann 🌐 English

This book is a comprehensive guide to new DFT methods that will show the readers how to design a testable and quality product, drive down test cost, improve product quality and yield, and speed up time-to-market and time-to-volume. · Most up-to-date coverage

Test and Design-for-Testability in Mixed
✍ JosΓ© L. Huertas (auth.), JosΓ© L. Huertas (eds.) πŸ“‚ Library πŸ“… 2004 πŸ› Springer US 🌐 English

<p><P><STRONG>Test and Design-for-Testability in Mixed-Signal Integrated Circuits</STRONG> deals with test and design for test of analog and mixed-signal integrated circuits. Especially in System-on-Chip (SoC), where different technologies are intertwined (analog, digital, sensors, RF); test is beco

VLSI Test Principles and Architectures:
✍ Laung-Terng Wang, Cheng-Wen Wu, Xiaoqing Wen πŸ“‚ Library πŸ“… 2006 🌐 English

This book is a comprehensive guide to new DFT methods that will show the readers how to design a testable and quality product, drive down test cost, improve product quality and yield, and speed up time-to-market and time-to-volume. ?Β· Most up-to-date coverage of