<p>For many years, the dominant fault model in automatic test pattern genΒ eration (ATPG) for digital integrated circuits has been the stuck-at fault model. The static nature of stuck-at fault testing when compared to the extremely dynamic nature of integrated circuit (IC) technology has caused many
Testing Static Random Access Memories: Defects, Fault Models and Test Patterns
β Scribed by Said Hamdioui (auth.)
- Publisher
- Springer US
- Year
- 2004
- Tongue
- English
- Leaves
- 231
- Series
- Frontiers in Electronic Testing 26
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
β¦ Synopsis
Testing Static Random Access Memories covers testing of one of the important semiconductor memories types; it addresses testing of static random access memories (SRAMs), both single-port and multi-port. It contributes to the technical acknowledge needed by those involved in memory testing, engineers and researchers. The book begins with outlining the most popular SRAMs architectures. Then, the description of realistic fault models, based on defect injection and SPICE simulation, are introduced. Thereafter, high quality and low cost test patterns, as well as test strategies for single-port, two-port and any p-port SRAMs are presented, together with some preliminary test results showing the importance of the new tests in reducing DPM level. The impact of the port restrictions (e.g., read-only ports) on the fault models, tests, and test strategies is also discussed.
Features:
-Fault primitive based analysis of memory faults,
-A complete framework of and classification memory faults,
-A systematic way to develop optimal and high quality memory test algorithms,
-A systematic way to develop test patterns for any multi-port SRAM,
-Challenges and trends in embedded memory testing.
β¦ Table of Contents
Front Matter....Pages i-xx
Front Matter....Pages 1-1
Introduction....Pages 3-15
Semiconductor memory architecture....Pages 17-35
Space of memory faults....Pages 37-64
Preparation for circuit simulation....Pages 65-84
Front Matter....Pages 85-85
Experimental analysis of two-port SRAMs....Pages 87-103
Tests for single-port and two-port SRAMs....Pages 105-134
Testing restricted two-port SRAMs....Pages 135-145
Front Matter....Pages 147-147
Experimental analysis of p -port SRAMs....Pages 149-160
Tests for p -port SRAMs....Pages 161-174
Testing restricted p -port SRAMs....Pages 175-184
Trends in embedded memory testing....Pages 185-196
Back Matter....Pages 197-221
β¦ Subjects
Circuits and Systems; Electrical Engineering; Characterization and Evaluation of Materials; Optical and Electronic Materials
π SIMILAR VOLUMES
Based on the author's 20 years of experience in memory design, memory reliability development and memory test. Written for the professional and the researcher to help them understand the memories that are being tested.
<p><p>This book describes efficient techniques for production testing as well as for periodic maintenance testing (specifically in terms of multi-cell faults) in modern semiconductor memory. The author discusses background selection and address reordering algorithms in multi-run transparent march te
This book describes efficient techniques for production testing as well as for periodic maintenance testing (specifically in terms of multi-cell faults) in modern semiconductor memory. The author discusses background selection and address reordering algorithms in multi-run transparent march testing
This book describes efficient techniques for production testing as well as for periodic maintenance testing (specifically in terms of multi-cell faults) in modern semiconductor memory. The author discusses background selection and address reordering algorithms in multi-run transparent march testing