Scan test architectures for digital board testers
โ Scribed by Matthew L. Fichtenbaum; Gordon D. Robinson
- Publisher
- Springer US
- Year
- 1991
- Tongue
- English
- Weight
- 545 KB
- Volume
- 2
- Category
- Article
- ISSN
- 0923-8174
No coin nor oath required. For personal study only.
โฆ Synopsis
Boundary scan is a method of implementing test access to the terminals of a component, cluster, or board. Although substituting boundary scan access for direct tester access to these terminals does not alter the concept of digital testing, the replacement of parallel test vectors by serial data streams requires tester support for serial data.
This article first considers the problems posed by boundary scan sequences, which are long and contain meaningful vector data, constant data, and irrelevant, or "don't care" bits, arbitrarily interspersed. We use the model of meaningful data within a "frame" of constant or irrelevant bits as a means of handling vector data efficiently, and we propose the sequencing and control features of the general-purpose digital tester as an efficient way to implement these frames. Using a specific example, we show that the performance achieved and the data storage resources required compare favorably to approaches based on special-purpose framing hardware.
๐ SIMILAR VOLUMES
The architecture and some of the specific features of a Scan and Clock Resource (SCR) chip are described. This chip is currently being used in a high-end workstation product to provide access to the testability features of the individual chips and/or printed circuit boards. Using a board-level contr