๐”– Scriptorium
โœฆ   LIBER   โœฆ

๐Ÿ“

Logic Synthesis and Verification

โœ Scribed by Hassoun S., Sasao T. (ed.)


Publisher
Springer
Year
2001
Tongue
English
Leaves
472
Series
The Springer International Series in Engineering and Computer Science
Category
Library

โฌ‡  Acquire This Volume

No coin nor oath required. For personal study only.

โœฆ Synopsis


Research and development of logic synthesis and verification have matured considerably over the past two decades. Many commercial products are available, and they have been critical in harnessing advances in fabrication technology to produce today's plethora of electronic components. While this maturity is assuring, the advances in fabrication continue to seemingly present unwieldy challenges. Logic Synthesis and Verification provides a state-of-the-art view of logic synthesis and verification. It consists of fifteen chapters, each focusing on a distinct aspect. Each chapter presents key developments, outlines future challenges, and lists essential references. Two unique features of this book are technical strength and comprehensiveness. The book chapters are written by twenty-eight recognized leaders in the field and reviewed by equally qualified experts. The topics collectively span the field. Logic Synthesis and Verification fills a current gap in the existing CAD literature. Each chapter contains essential information to study a topic at a great depth, and to understand further developments in the field. The book is intended for seniors, graduate students, researchers, and developers of related Computer-Aided Design (CAD) tools. From the foreword: "The commercial success of logic synthesis and verification is due in large part to the ideas of many of the authors of this book. Their innovative work contributed to design automation tools that permanently changed the course of electronic design." by Aart J. de Geus, Chairman and CEO, Synopsys, Inc.


๐Ÿ“œ SIMILAR VOLUMES


Logic Synthesis and Verification Algorit
โœ Hachtel G.D., Somenzi F. ๐Ÿ“‚ Library ๐Ÿ“… 1996 ๐Ÿ› Springer ๐ŸŒ English

Logic Synthesis and Verification Algorithms is a textbook designed for courses on VLSI Logic Synthesis and Verification, Design Automation, CAD and advanced level discrete mathematics. It also serves as a basic reference work in design automation for both professionals and students. Logic Synt

Logic Synthesis and Verification Algorit
โœ Hachtel G.D., Somenzi F. ๐Ÿ“‚ Library ๐Ÿ“… 1996 ๐Ÿ› Springer ๐ŸŒ English

Logic Synthesis and Verification Algorithms is a textbook designed for courses on VLSI Logic Synthesis and Verification, Design Automation, CAD and advanced level discrete mathematics. It also serves as a basic reference work in design automation for both professionals and students. Logic Synt

Logic Synthesis and Verification Algorit
โœ Gary D. Hachtel, Fabio Somenzi ๐Ÿ“‚ Library ๐ŸŒ English

Logic Synthesis and Verification Algorithms is a textbook designed for courses on VLSI Logic Synthesis and Verification, Design Automation, CAD and advanced level discrete mathematics. It also serves as a basic reference work in design automation for both professionals and students. Logic Syn

Logic Synthesis and Verification Algorit
โœ Gary D. Hachtel, Fabio Somenzi (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2002 ๐Ÿ› Springer US ๐ŸŒ English

<p><em>Logic Synthesis and Verification Algorithms</em> is a textbook designed for courses on VLSI Logic Synthesis and Verification, Design Automation, CAD and advanced level discrete mathematics. It also serves as a basic reference work in design automation for both professionals and students. <br/

New Data Structures and Algorithms for L
โœ Luca Gaetano Amaru (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2017 ๐Ÿ› Springer International Publishing ๐ŸŒ English

<p><p>This book introduces new logic primitives for electronic design automation tools. The author approaches fundamental EDA problems from a different, unconventional perspective, in order to demonstrate the key role of rethinking EDA solutions in overcoming technological limitations of present and