๐”– Bobbio Scriptorium
โœฆ   LIBER   โœฆ

[ACM Press the 2007 ACM/SIGDA 15th international symposium - Monterey, California, USA (2007.02.18-2007.02.20)] Proceedings of the 2007 ACM/SIGDA 15th international symposium on Field programmable gate arrays - FPGA '07 - GlitchLess

โœ Scribed by Lamoureux, Julien; Lemieux, Guy G.; Wilton, Steven J. E.


Book ID
118045608
Publisher
ACM Press
Year
2007
Tongue
English
Weight
433 KB
Volume
0
Category
Article
ISBN
1595936009

No coin nor oath required. For personal study only.

โœฆ Synopsis


This paper describes a technique that reduces dynamic power in FPGAs by reducing the number of glitches in the global routing resources. The technique involves adding programmable delay elements within the logic blocks of an FPGA to programmably align the arrival times of early-arriving signals to the inputs of the lookup tables and to filter out glitches generated by earlier circuitry. On average, the proposed technique eliminates 91% of the glitching, which reduces overall FPGA power by 18%. The added circuitry increases overall area by 5% and critical-path delay by less than 1%. Furthermore, since it is applied after routing, the proposed technique requires no modifications to the existing FPGA routing architecture or CAD flow.


๐Ÿ“œ SIMILAR VOLUMES


[ACM Press the 18th annual ACM/SIGDA int
โœ Shan, Yi; Wang, Bo; Yan, Jing; Wang, Yu; Xu, Ningyi; Yang, Huazhong ๐Ÿ“‚ Article ๐Ÿ“… 2010 ๐Ÿ› ACM Press ๐ŸŒ English โš– 903 KB

Machine learning and data mining are gaining increasing attentions of the computing society. FPGA provides a highly parallel, low power, and flexible hardware platform for this domain, while the difficulty of programming FPGA greatly limits its prevalence. MapReduce is a parallel programming framewo