๐”– Scriptorium
โœฆ   LIBER   โœฆ

๐Ÿ“

Testing for Small-Delay Defects in Nanoscale CMOS Integrated Circuits

โœ Scribed by Sandeep K. Goel, Krishnendu Chakrabarty


Publisher
CRC Press
Year
2013
Tongue
English
Leaves
240
Series
Devices, Circuits, & Systems
Edition
1
Category
Library

โฌ‡  Acquire This Volume

No coin nor oath required. For personal study only.

โœฆ Synopsis


Advances in design methods and process technologies have resulted in a continuous increase in the complexity of integrated circuits (ICs). However, the increased complexity and nanometer-size features of modern ICs make them susceptible to manufacturing defects, as well as performance and quality issues. Testing for Small-Delay Defects in Nanoscale CMOS Integrated Circuits covers common problems in areas such as process variations, power supply noise, crosstalk, resistive opens/bridges, and design-for-manufacturing (DfM)-related rule violations. The book also addresses testing for small-delay defects (SDDs), which can cause immediate timing failures on both critical and non-critical paths in the circuit.

  • Overviews semiconductor industry test challenges and the need for SDD testing, including basic concepts and introductory material
  • Describes algorithmic solutions incorporated in commercial tools from Mentor Graphics
  • Reviews SDD testing based on "alternative methods" that explores new metrics, top-off ATPG, and circuit topology-based solutions
  • Highlights the advantages and disadvantages of a diverse set of metrics, and identifies scope for improvement

Written from the triple viewpoint of university researchers, EDA tool developers, and chip designers and tool users, this book is the first of its kind to address all aspects of SDD testing from such a diverse perspective. The book is designed as a one-stop reference for current industrial practices, research challenges in the domain of SDD testing, and recent developments in SDD solutions.


๐Ÿ“œ SIMILAR VOLUMES


Test and Diagnosis for Small-Delay Defec
โœ Mohammad Tehranipoor, Ke Peng, Krishnendu Chakrabarty (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2012 ๐Ÿ› Springer-Verlag New York ๐ŸŒ English

<p>This book will introduce new techniques for detecting and diagnosing small-delay defects in integrated circuits. Although this sort of timing defect is commonly found in integrated circuits manufactured with nanometer technology, this will be the first book to introduce effective and scalable met

Test and diagnosis for small-delay defec
โœ Mohammad Tehranipoor, Ke Peng, Krishnendu Chakrabarty (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2012 ๐Ÿ› Springer-Verlag New York ๐ŸŒ English

<p>This book will introduce new techniques for detecting and diagnosing small-delay defects in integrated circuits. Although this sort of timing defect is commonly found in integrated circuits manufactured with nanometer technology, this will be the first book to introduce effective and scalable met

Test and Diagnosis for Small-Delay Defec
โœ Mohammad Tehranipoor, Ke Peng, Krishnendu Chakrabarty (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2012 ๐Ÿ› Springer-Verlag New York ๐ŸŒ English

<p>This book will introduce new techniques for detecting and diagnosing small-delay defects in integrated circuits. Although this sort of timing defect is commonly found in integrated circuits manufactured with nanometer technology, this will be the first book to introduce effective and scalable met

Defect-Oriented Testing for Nano-Metric
โœ Manoj Sachdev, Josรฉ Pineda de Gyvez ๐Ÿ“‚ Library ๐Ÿ“… 2007 ๐Ÿ› Springer ๐ŸŒ English

<p>The 2<sup>nd</sup> edition of defect oriented testing has been extensively updated. New chapters on Functional, Parametric Defect Models and Inductive fault Analysis and Yield Engineering have been added to provide a link between defect sources and yield. The chapter on RAM testing has been updat

Defect-Oriented Testing for Nano-Metric
โœ Jose Nazario ๐Ÿ“‚ Library ๐Ÿ“… 2007 ๐Ÿ› Springer ๐ŸŒ English

<P>Failures of nano-metric technologies owing to defects and shrinking process tolerances give rise to significant challenges for IC testing. As the variation of fundamental parameters such as channel length, threshold voltage, thin oxide thickness and interconnect dimensions goes well beyond accept