<p><span>Low-Power High-Level Synthesis for Nanoscale CMOS Circuits addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. The authors show very large-scale integration
Low-Power High-Level Synthesis for Nanoscale CMOS Circuits
β Scribed by Priyardarsan Patra, Elias Kougianos, Nagarajan Ranganathan, Saraju P. Mohanty (auth.)
- Publisher
- Springer US
- Year
- 2008
- Tongue
- English
- Leaves
- 325
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
β¦ Synopsis
Low-Power High-Level Synthesis for Nanoscale CMOS Circuits addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. The authors show very large-scale integration (VLSI) researchers and engineers how to minimize the different types of power consumption of digital circuits. The material deals primarily with high-level (architectural or behavioral) energy dissipation because the behavioral level is not as highly abstracted as the system level nor is it as complex as the gate/transistor level. At the behavioral level there is a balanced degree of freedom to explore power reduction mechanisms, the power reduction opportunities are greater, and it can cost-effectively help in investigating lower power design alternatives prior to actual circuit layout or silicon implementation.
The book is a self-contained low-power, high-level synthesis text for Nanoscale VLSI design engineers and researchers. Each chapter has simple relevant examples for a better grasp of the principles presented. Several algorithms are given to provide a better understanding of the underlying concepts. The initial chapters deal with the basics of high-level synthesis, power dissipation mechanisms, and power estimation. In subsequent parts of the text, a detailed discussion of methodologies for the reduction of different types of power is presented including:
β’ Power Reduction Fundamentals
β’ Energy or Average Power Reduction
β’ Peak Power Reduction
β’ Transient Power Reduction
β’ Leakage Power Reduction
Low-Power High-Level Synthesis for Nanoscale CMOS Circuits provides a valuable resource for the design of low-power CMOS circuits.
β¦ Table of Contents
Front Matter....Pages 1-26
Introduction....Pages 1-3
High-Level Synthesis Fundamentals....Pages 5-46
Power Modeling and Estimation at Transistor and Logic Gate Levels....Pages 47-79
Architectural Power Modeling and Estimation....Pages 81-130
Power Reduction Fundamentals....Pages 131-162
Energy or Average Power Reduction....Pages 163-200
Peak Power Reduction....Pages 201-224
Transient Power Reduction....Pages 225-259
Leakage Power Reduction....Pages 261-276
Conclusions and Future Direction....Pages 277-279
Back Matter....Pages 1-22
β¦ Subjects
Electrical Engineering; Computer Hardware; Computer-Aided Engineering (CAD, CAE) and Design; Electronics and Microelectronics, Instrumentation; Circuits and Systems
π SIMILAR VOLUMES
<p><p>This book presents high-/mixed-voltage analog and radio frequency (RF) circuit techniques for developing low-cost multistandard wireless receivers in nm-length CMOS processes. Key benefits of high-/mixed-voltage RF and analog CMOS circuits are explained, state-of-the-art examples are studied,
<p>This book presents novel research techniques, algorithms, methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power AS
<p>This book presents novel research techniques, algorithms, methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power AS
<h4>Cutting-Edge CMOS VLSI Design for Manufacturability Techniques</h4> <p>This detailed guide offers proven methods for optimizing circuit designs to increase the yield, reliability, and manufacturability of products and mitigate defects and failure. Covering the latest devices, technologies, and p
Low-Power High-Speed ADCs for Nanometer CMOS IntegrationΒ is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique