<p>This book presents novel research techniques, algorithms, methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power AS
Low-Power Design and Power-Aware Verification
โ Scribed by Progyna Khondkar (auth.)
- Publisher
- Springer International Publishing
- Year
- 2018
- Tongue
- English
- Leaves
- 165
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
โฆ Synopsis
Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base.
LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination.
The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r
egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers.โฆ Table of Contents
Front Matter ....Pages i-xv
Introduction (Progyna Khondkar)....Pages 1-2
Background (Progyna Khondkar)....Pages 3-9
Modeling UPF (Progyna Khondkar)....Pages 11-68
Power Aware Standardization of Library (Progyna Khondkar)....Pages 69-80
UPF Based Power Aware Dynamic Simulation (Progyna Khondkar)....Pages 81-108
Power Aware Dynamic Simulation Coverage (Progyna Khondkar)....Pages 109-130
UPF Based Power Aware Static Verification (Progyna Khondkar)....Pages 131-153
Back Matter ....Pages 155-155
โฆ Subjects
Circuits and Systems
๐ SIMILAR VOLUMES
<p>This book presents novel research techniques, algorithms, methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power AS
Power Aware Design Methodologies was conceived as an effort to bring all aspects of power-aware design methodologies together in a single document. It covers several layers of the design hierarchy from technology, circuit logic, and architectural levels up to the system layer. It includes discussion
<p><P>Power-Aware Testing and Test Strategies for Low-Power Devices </P><P>Edited by: </P><P>Patrick Girard, Research Director, CNRS / LIRMM, France </P><P>Nicola Nicolici, Associate Professor, McMaster University, Canada </P><P>Xiaoqing Wen, Professor, Kyushu Institute of Technology, Japan </P><P>M