𝔖 Scriptorium
✦   LIBER   ✦

πŸ“

Low-Power Deep Sub-Micron CMOS Logic: Sub-threshold Current Reduction

✍ Scribed by P. R. van der Meer, A. van Staveren, A. H. M. van Roermund (auth.)


Publisher
Springer US
Year
2004
Tongue
English
Leaves
164
Series
The Kluwer International Series in Engineering and Computer Science 841
Edition
1
Category
Library

⬇  Acquire This Volume

No coin nor oath required. For personal study only.

✦ Synopsis


1. 1 Power-dissipation trends in CMOS circuits Shrinking device geometry, growing chip area and increased data-processing speed performance are technological trends in the integrated circuit industry to enlarge chip functionality. Already in 1965 Gordon Moore predicted that the total number of devices on a chip would double every year until the 1970s and every 24 months in the 1980s. This prediction is widely known as "Moore's Law" and eventually culminated in the Semiconductor Industry Association (SIA) technology road map [1]. The SIA road map has been a guide for the inΒ­ dustry leading them to continued wafer and die size growth, increased transistor density and operating frequencies, and defect density reduction. To mention a few numbers; the die size increased 7% per year, the smallest feature sizes decreased 30% and the operating frequencies doubled every two years. As a consequence of these trends both the number of transistors and the power dissiΒ­ pation per unit area increase. In the near future the maximum power dissipation per unit area will be reached. Down-scaling of the supply voltage is not only the most effective way to reduce power dissipation in general it also is a necessary precondition to ensure device reliability by reducing electrical fields and device temperature, to prevent device degradation. A draw-back of this solution is an increased signal propaΒ­ gation delay, which results in a lower data-processing speed performance.

✦ Table of Contents


Front Matter....Pages i-xiv
Introduction....Pages 1-4
Power Versus Energy....Pages 5-9
Power Dissipation in Digital CMOS Circuits....Pages 11-52
Reduction of Functional Power Dissipation....Pages 53-75
Reduction of Parasitical Power Dissipation....Pages 77-91
Weak-Inversion Current Reduction....Pages 93-104
Effectiveness of Weak-Inversion Current Reduction....Pages 105-120
Triple-S Circuit Designs....Pages 121-138
Conclusions....Pages 139-140
Summary....Pages 141-144
Back Matter....Pages 145-154

✦ Subjects


Electrical Engineering; Engineering Design; Electronics and Microelectronics, Instrumentation


πŸ“œ SIMILAR VOLUMES


Power Management of Digital Circuits in
✍ Stephan Henzler πŸ“‚ Library πŸ“… 2006 πŸ› Springer 🌐 English

<P>In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduction

Power Management of Digital Circuits in
✍ Stephan Henzler Dipl.-Ing. (auth.) πŸ“‚ Library πŸ“… 2007 πŸ› Springer Netherlands 🌐 English

<p><P>In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduct

Power Management of Digital Circuits in
✍ Stephan Henzler πŸ“‚ Library πŸ“… 2006 πŸ› Springer 🌐 English

<p><span>In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power red

Sub-threshold Design for Ultra Low-Power
✍ Alice Wang, Benton Highsmith Calhoun, Anantha P. Chandrakasan πŸ“‚ Library πŸ“… 2006 πŸ› Springer 🌐 English

Based on the work of MIT graduate students Alice Wang and Benton Calhoun, this book surveys the field of sub-threshold and low-voltage design and explores such aspects of sub-threshold circuit design as modeling, logic and memory circuit design. One important chapter of the book is dedicated to opti

Regular Fabrics in Deep Sub-Micron Integ
✍ Fan Mo, Robert K. Brayton πŸ“‚ Library πŸ“… 2004 🌐 English

Regular Fabrics in Deep Sub-Micron Integrated-Circuit Design discusses new approaches to better timing-closure and manufacturability of DSM Integrated Circuits. The key idea presented is the use of regular circuit and interconnect structures such that area/delay can be predicted with high accuracy.