๐”– Scriptorium
โœฆ   LIBER   โœฆ

๐Ÿ“

Design of Systems on a Chip: Design and Test

โœ Scribed by Marcelo Lubaszewski, Ricardo Reis (auth.), Ricardo Reis, Marcelo Lubaszewski, Jochen A.G. Jess (eds.)


Publisher
Springer US
Year
2007
Tongue
English
Leaves
236
Edition
1
Category
Library

โฌ‡  Acquire This Volume

No coin nor oath required. For personal study only.

โœฆ Synopsis


Design of Systems on a Chip: Design&Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered.

Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications.

โœฆ Table of Contents


Design of Systems on a Chip....Pages 1-7
Microsystems Technology and Applications....Pages 9-25
Core Architectures for Digital Media and the Associated Compilation Techniques....Pages 27-63
Past, Present and Future of Microprocessors....Pages 65-82
Physical Design Automation....Pages 83-102
Behavioral Synthesis: an Overview....Pages 103-131
Hardware/Software co-design....Pages 133-158
Test and Design-for-Test: from Circuits to Integrated Systems....Pages 159-178
Synthesis of FPGAs and Testable ASICs....Pages 179-210
Testable Design and Testing of Microsystems....Pages 211-222
Embedded Core-based System-on-Chip Test Strategies....Pages 223-238

โœฆ Subjects


Circuits and Systems; Electronic and Computer Engineering; Engineering Design; Electronics and Microelectronics, Instrumentation


๐Ÿ“œ SIMILAR VOLUMES


Design of Systems on a Chip: Design and
โœ Ricardo Reis, Marcelo Lubaszewski, Jochen A.G. Jess ๐Ÿ“‚ Library ๐Ÿ“… 2006 ๐Ÿ› Springer ๐ŸŒ English

This book is the second of two volumes addressing the design challenges associated with new generations of semiconductor technology. The various chapters are compiled from tutorials presented at workshops in recent years by prominent authors from all over the world. Technology, productivity and qual

Design of Systems on a Chip: Design and
โœ Ricardo Reis (editor), Marcelo Soares Lubaszewski (editor), Jochen A.G. Jess (ed ๐Ÿ“‚ Library ๐Ÿ“… 2006 ๐Ÿ› Springer ๐ŸŒ English

<p><span>Design of Systems on a Chip: Design&amp;Test</span><span> is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by promi

Design of Systems on a Chip: Design and
โœ Ricardo Reis, Marcelo Lubaszewski, Jochen A.G. Jess ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› Springer ๐ŸŒ English

Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all

System-on-a-Chip: Design and Test
โœ Rochit Rajsuman ๐Ÿ“‚ Library ๐Ÿ“… 2000 ๐Ÿ› Artech House Publishers ๐ŸŒ English

Starting with a basic overview of system-on-a-chip (SoC) including definitions of related terms, this text explains SoC design challenges, together with developments in SoC design and and test methodologies.

System-on-a-Chip: Design and Test
โœ Rochit Rajsuman ๐Ÿ“‚ Library ๐Ÿ“… 2000 ๐Ÿ› Artech House Publishers ๐ŸŒ English

Starting with a basic overview of system-on-a-chip (SoC), including definitions of related terms, this book helps you understand SoC design challenges, and the latest design and test methodologies. You see how ASIC technology evolved to an embedded cores-based concept that includes pre-designed, reu

Design and Test Technology for Dependabl
โœ Raimund Ubar, Raimund Ubar, Jaan Raik, Heinrich Theodor Vierhaus ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› IGI Global ๐ŸŒ English

<p>Designing reliable and dependable embedded systems has become increasingly important as the failure of these systems in an automotive, aerospace or nuclear application can have serious consequences.</p><p><b>Design and Test Technology for Dependable Systems-on-Chip</b> covers aspects of system de