<p>This book describes a variety of test generation algorithms for testing crosstalk delay faults in VLSI circuits. It introduces readers to the various crosstalk effects and describes both deterministic and simulation-based methods for testing crosstalk delay faults. The book begins with a focus on
Delay Fault Testing for VLSI Circuits
β Scribed by Angela KrstiΔ, Kwang-Ting Cheng (auth.)
- Publisher
- Springer US
- Year
- 1998
- Tongue
- English
- Leaves
- 200
- Series
- Frontiers in Electronic Testing 14
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
β¦ Synopsis
In the early days of digital design, we were concerned with the logical correctness of circuits. We knew that if we slowed down the clock signal sufficiently, the circuit would function correctly. With improvements in the semiconductor process technology, our expectations on speed have soared. A frequently asked question in the last decade has been how fast can the clock run. This puts significant demands on timing analysis and delay testing. Fueled by the above events, a tremendous growth has occurred in the research on delay testing. Recent work includes fault models, algorithms for test generation and fault simulation, and methods for design and synthesis for testability. The authors of this book, Angela Krstic and Tim Cheng, have personally contributed to this research. Now they do an even greater service to the profession by collecting the work of a large number of researchers. In addition to expounding such a great deal of information, they have delivered it with utmost clarity. To further the reader's understanding many key concepts are illustrated by simple examples. The basic ideas of delay testing have reached a level of maturity that makes them suitable for practice. In that sense, this book is the best x DELAY FAULT TESTING FOR VLSI CIRCUITS available guide for an engineer designing or testing VLSI systems. TechΒ niques for path delay testing and for use of slower test equipment to test high-speed circuits are of particular interest.
β¦ Table of Contents
Front Matter....Pages i-xii
Introduction....Pages 1-5
Test Application Schemes for Testing Delay Defects....Pages 7-22
Delay Fault Models....Pages 23-31
Case Studies on Delay Testing....Pages 33-44
Path Delay Fault Classification....Pages 45-76
Delay Fault Simulation....Pages 77-100
Test Generation for Path Delay Faults....Pages 101-130
Design for Delay Fault Testability....Pages 131-155
Synthesis for Delay Fault Testability....Pages 157-168
Conclusions and Future Work....Pages 169-172
Back Matter....Pages 173-191
β¦ Subjects
Electrical Engineering; Computer-Aided Engineering (CAD, CAE) and Design
π SIMILAR VOLUMES
<p>Test generation is one of the most difficult tasks facing the designer of complex VLSI-based digital systems. Much of this difficulty is attributable to the almost universal use in testing of low, gate-level circuit and fault models that predate integrated circuit technology. It is long been reco
VLSI systems are becoming very complex and difficult to test. Traditional stuck-at fault problems may be inadequate to model possible manufacturing defects in the integrated ciruit. Hierarchial models are needed that are easy to use at the transistor and functional levels. Stuck-open faults present
<p>Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (p
<p>Power supply current monitoring to detect CMOS IC defects during production testing quietly laid down its roots in the mid-1970s. Both Sandia Labs and RCA in the United States and Philips Labs in the Netherlands practiced this procedure on their CMOS ICs. At that time, this practice stemmed simpl
<p>The 2<sup>nd</sup> edition of defect oriented testing has been extensively updated. New chapters on Functional, Parametric Defect Models and Inductive fault Analysis and Yield Engineering have been added to provide a link between defect sources and yield. The chapter on RAM testing has been updat