𝔖 Scriptorium
✦   LIBER   ✦

📁

Advanced ASIC Chip Synthesis: Using Synopsys® Design Compiler™ and PrimeTime®

✍ Scribed by Himanshu Bhathagar (auth.)


Publisher
Springer US
Year
1999
Tongue
English
Leaves
303
Edition
1
Category
Library

⬇  Acquire This Volume

No coin nor oath required. For personal study only.

✦ Synopsis


Advanced ASIC Chip Synthesis: Using Synopsys® DesignCompiler® and PrimeTime® describes the advanced concepts and techniques used for ASIC chip synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail.
The emphasis of this book is on real-time application of Synopsys tools used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-arounds described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basics of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solutions.
Advanced ASIC Chip Synthesis: Using Synopsys® DesignCompiler® and PrimeTime® is intended for anyone who is involved in the ASIC design methodology, starting from RTL synthesis to final tape-out. Target audiences for this book are practicing ASIC design engineers and graduate students undertaking advanced courses in ASIC chip design and DFT techniques.
From the Foreword:
`This book, written by Himanshu Bhatnagar, provides a comprehensive overview of the ASIC design flow targeted for VDSM technologies using the Synopsis suite of tools. It emphasizes the practical issues faced by the semiconductor design engineer in terms of synthesis and the integration of front-end and back-end tools. Traditional design methodologies are challenged and unique solutions are offered to help define the next generation of ASIC design flows. The author provides numerous practical examples derived from real-world situations that will prove valuable to practicing ASIC design engineers as well as to students of advanced VLSI courses in ASIC design'.
Dr Dwight W. Decker, Chairman and CEO, Conexant Systems, Inc., (Formerly, Rockwell Semiconductor Systems), Newport Beach, CA, USA.

✦ Table of Contents


Front Matter....Pages i-xxv
ASIC Design Methodology....Pages 1-14
Tutorial....Pages 15-42
Basic Concepts....Pages 43-62
Synopsys Technology Library....Pages 63-78
Partitioning and Coding Styles....Pages 79-98
Constraining Designs....Pages 99-119
Optimizing Designs....Pages 121-146
Design for Test....Pages 147-158
Links to Layout and Post Layout Optimization....Pages 159-194
SDF Generation....Pages 195-207
Primetime Basics....Pages 209-230
Static Timing Analysis....Pages 231-273
Back Matter....Pages 275-284

✦ Subjects


Circuits and Systems; Computer-Aided Engineering (CAD, CAE) and Design; Electrical Engineering


📜 SIMILAR VOLUMES


Advanced ASIC chip synthesis: using Syno
✍ Himanshu Bhatnagar 📂 Library 📅 2002 🏛 Kluwer Academic 🌐 English

Advanced ASIC Chip Synthesis: Using Synopsys TM Design CompilerTM Physical CompilerTM and PrimeTime TM, Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tool

Logic Synthesis Using Synopsys®
✍ Pran Kurup, Taher Abbasi (auth.) 📂 Library 📅 1996 🏛 Springer US 🌐 English

<p><em>Logic Synthesis Using Synopsys<sup>®</sup>, Second Edition</em> is for anyone who hates reading manuals but would still like to learn logic synthesis as practised in the real world. Synopsys <em>Design Compiler</em>, the leading synthesis tool in the EDA marketplace, is the primary focus of t