<p><P><EM>Timing Optimization Through Clock Skew Scheduling</EM> focuses on optimizing the timing of large scale, high performance, digital synchronous systems. A particular emphasis is placed on algorithms for non-zero clock skew scheduling to improve the performance and reliability of VLSI circuit
Timing Optimization Through Clock Skew Scheduling
β Scribed by Ivan S. Kourtev, Eby G. Friedman (auth.)
- Publisher
- Springer US
- Year
- 2000
- Tongue
- English
- Leaves
- 204
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
β¦ Synopsis
History of the Book The last three decades have witnessed an explosive development in integrated circuit fabrication technologies. The complexities of curΒ rent CMOS circuits are reaching beyond the 100 nanometer feature size and multi-hundred million transistors per integrated circuit. To fully exploit this technological potential, circuit designers use sophisticated Computer-Aided Design (CAD) tools. While supporting the talents of innumerable microelectronics engineers, these CAD tools have become the enabling factor responsible for the successful design and implemenΒ tation of thousands of high performance, large scale integrated circuits. This research monograph originated from a body of doctoral dissertaΒ tion research completed by the first author at the University of Rochester from 1994 to 1999 while under the supervision of Prof. Eby G. Friedman. This research focuses on issues in the design of the clock distribution netΒ work in large scale, high performance digital synchronous circuits and particularly, on algorithms for non-zero clock skew scheduling. During the development of this research, it has become clear that incorporating timing issues into the successful integrated circuit design process is of fundamental importance, particularly in that advanced theoretical deΒ velopments in this area have been slow to reach the designers' desktops.
β¦ Table of Contents
Front Matter....Pages i-xxi
Introduction....Pages 1-6
VLSI Systems....Pages 7-18
Signal Delay in VLSI Systems....Pages 19-41
Timing Properties of Synchronous Systems....Pages 43-67
Clock Scheduling and Clock Tree Synthesis....Pages 69-95
Clock Scheduling for Improved Reliability....Pages 97-121
Practical Considerations....Pages 123-138
Experimental Results....Pages 139-145
Conclusions....Pages 147-149
Future Directions....Pages 151-158
Back Matter....Pages 159-194
β¦ Subjects
Circuits and Systems; Electrical Engineering; Computer-Aided Engineering (CAD, CAE) and Design
π SIMILAR VOLUMES
<p><P><EM>Timing Optimization Through Clock Skew Scheduling</EM> focuses on optimizing the timing of large scale, high performance, digital synchronous systems. A particular emphasis is placed on algorithms for non-zero clock skew scheduling to improve the performance and reliability of VLSI circuit
<p><p>Many interesting and important results on stochastic scheduling problems have been developed in recent years, with the aid of probability theory. This book provides a comprehensive and unified coverage of studies in stochastic scheduling. The objective is two-fold: (i) to summarize the element
<p><p>This book presents an improved design for service provisioning and allocation models that are validated through running genome sequence assembly tasks in a hybrid cloud environment. It proposes approaches for addressing scheduling and performance issues in big data analytics and showcases new
With the widespread adoption of multicore architectures, multiprocessors are now a standard deployment platform for (soft) real-time applications. This dissertation addresses two questions fundamental to the design of multicore-ready real-time operating systems: (1) Which scheduling policies offer t
Introduces and evaluates a thorough examination of attribute selection techniques and classification approaches for early diagnosis-related group (DRG) classification Formulates two hospital-wide patient scheduling models using mathematical programming in order to maximize contribution margin Pres