Small size low noise amplifier with suppressed noise from gate resistance
โ Scribed by Ickhyun Song; Hee-Sauk Jhon; Hakchul Jung; Minsuk Koo; Hyungcheol Shin
- Book ID
- 102517985
- Publisher
- John Wiley and Sons
- Year
- 2008
- Tongue
- English
- Weight
- 354 KB
- Volume
- 50
- Category
- Article
- ISSN
- 0895-2477
No coin nor oath required. For personal study only.
โฆ Synopsis
Abstract
In this article, design and characterization results of a fully integrated 5.8 GHz low noise amplifier (LNA) using 0.13โฮผm CMOS technology are presented. Commonly adopted inductive source degeneration for input impedance matching is eliminated to achieve smaller chip area while providing reasonable 50โฮฉ matching. Also by adding a capacitor between the gate and the source of the input transistor, a noise source from the gate resistance is partly suppressed. The layout of the designed LNA occupies total area of 0.68 mm^2^ and the results show forward power gain (S~21~) of 12.7 dB and noise figure of 3.9 dB while consuming 6.85 mW from 1.2โV DC supply. ยฉ 2008 Wiley Periodicals, Inc. Microwave Opt Technol Lett 50: 2300โ2304, 2008; Published online in Wiley InterScience (www.interscience.wiley.com).DOI 10.1002/mop.23702
๐ SIMILAR VOLUMES