๐”– Scriptorium
โœฆ   LIBER   โœฆ

๐Ÿ“

Scalable Techniques for Formal Verification

โœ Scribed by Sandip Ray


Publisher
Springer
Year
2010
Tongue
English
Leaves
242
Category
Library

โฌ‡  Acquire This Volume

No coin nor oath required. For personal study only.

โœฆ Synopsis


This book is about formal veri?cation, that is, the use of mathematical reasoning to ensure correct execution of computing systems. With the increasing use of c- puting systems in safety-critical and security-critical applications, it is becoming increasingly important for our well-being to ensure that those systems execute c- rectly. Over the last decade, formal veri?cation has made signi?cant headway in the analysis of industrial systems, particularly in the realm of veri?cation of hardware. A key advantage of formal veri?cation is that it provides a mathematical guarantee of their correctness (up to the accuracy of formal models and correctness of r- soning tools). In the process, the analysis can expose subtle design errors. Formal veri?cation is particularly effective in ?nding corner-case bugs that are dif?cult to detect through traditional simulation and testing. Nevertheless, and in spite of its promise, the application of formal veri?cation has so far been limited in an ind- trial design validation tool ?ow. The dif?culties in its large-scale adoption include the following (1) deductive veri?cation using theorem provers often involves - cessive and prohibitive manual effort and (2) automated decision procedures (e. g. , model checking) can quickly hit the bounds of available time and memory. This book presents recent advances in formal veri?cation techniques and d- cusses the applicability of the techniques in ensuring the reliability of large-scale systems. We deal with the veri?cation of a range of computing systems, from - quential programsto concurrentprotocolsand pipelined machines.

โœฆ Table of Contents


Scalable Techniques for Formal Verification
Preface
Contents
1 Introduction
Part I Preliminaries
Part II Sequential Program Verification
Part III Verification of Reactive Systems
Part IV Invariant Proving
Part V Formal Integration of Decision Procedures
Part VI Conclusion


๐Ÿ“œ SIMILAR VOLUMES


Scalable Techniques for Formal Verificat
โœ Sandip Ray (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› Springer US ๐ŸŒ English

<p>This book is about formal veri?cation, that is, the use of mathematical reasoning to ensure correct execution of computing systems. With the increasing use of c- puting systems in safety-critical and security-critical applications, it is becoming increasingly important for our well-being to ensur

Scalable Techniques for Formal Verificat
โœ Sandip Ray (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› Springer US ๐ŸŒ English

<p>This book is about formal veri?cation, that is, the use of mathematical reasoning to ensure correct execution of computing systems. With the increasing use of c- puting systems in safety-critical and security-critical applications, it is becoming increasingly important for our well-being to ensur

Scalable techniques for formal verificat
โœ Sandip Ray (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› Springer US ๐ŸŒ English

<p>This book is about formal veri?cation, that is, the use of mathematical reasoning to ensure correct execution of computing systems. With the increasing use of c- puting systems in safety-critical and security-critical applications, it is becoming increasingly important for our well-being to ensur

SAT-Based Scalable Formal Verification S
โœ Dr. Malay K. Ganai, Dr. Aarti Gupta (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2007 ๐Ÿ› Springer US ๐ŸŒ English

<p><P>Functional verification has become an important aspect of the chip design process. Significant resources, both in industry and academia, are devoted to the design complexity and verification endeavors.</P><P></P><P><EM>SAT-Based Scalable Formal Verification</EM> Solutions discusses in detail s

SAT-based scalable formal verification s
โœ Malay Ganai, Aarti Gupta ๐Ÿ“‚ Library ๐Ÿ“… 2007 ๐Ÿ› Springer Science+Business Media ๐ŸŒ English

<P>Functional verification has become an important aspect of the chip design process. Significant resources, both in industry and academia, are devoted to the design complexity and verification endeavors.</P> <P></P> <P><EM>SAT-Based Scalable Formal Verification Solutions</EM> discusses in detail