𝔖 Bobbio Scriptorium
✦   LIBER   ✦

Low power and high gain current reuse LNA with modified input matching and inter-stage inductors

✍ Scribed by S. Toofan; A.R. Rahmati; A. Abrishamifar; G. Roientan Lahiji


Publisher
Elsevier Science
Year
2008
Tongue
English
Weight
282 KB
Volume
39
Category
Article
ISSN
0026-2692

No coin nor oath required. For personal study only.

✦ Synopsis


In this paper we present a fully integrated current reuse CMOS LNA (low noise amplifier) with modified input matching circuitry and inductive inter-stage architecture in 0.18 mm CMOS technology. To reduce the large spiral inductors that actually require larger surface area for their fabrication, two parallel LC circuits are used with two small spiral on-chip inductors. Using cascode configuration equipped by parallel inter-stage LCs, we achieved lower power consumption with higher power gain. In this configuration we used two cascoded transistors to have a good output swing suitable for low voltage technology compared to other current reuse configurations. This configuration provides better input matching, lower noise figure and more reverse isolation which is vital in LNA design. Complete analytical simulation of the circuit results in center frequency of 5.5 GHz, with 1.9 dB NF, 50 O input impedance, 1 GHz 3 dB power bandwidth, 20.5 dB power gain (S 21 ), high reverse isolation (S 12 )oÀ48 dB, À18.5 dB input matching (S 11 ) and À21.3 dB output matching (S 22 ), while dissipating as low power as 2 mW at 1.8 V power supply.