<p><P>System on Chip (SoC) platforms have become the de facto enabling technology for mobile multimedia personal communication and entertainment embedded systems. Among various architecture choices, application-specific instruction-set processors (ASIP) that incorporate sub-word parallelism provide
Hardware Software Co-Design of a Multimedia SOC Platform
โ Scribed by Sao-Jie Chen, Guang-Huei Lin Dr, Pao-Ann Hsiung Dr, Yu-Hen Hu Dr (auth.)
- Publisher
- Springer Netherlands
- Year
- 2009
- Tongue
- English
- Leaves
- 163
- Edition
- 1
- Category
- Library
No coin nor oath required. For personal study only.
โฆ Synopsis
System on Chip (SoC) platforms have become the de facto enabling technology for mobile multimedia personal communication and entertainment embedded systems. Among various architecture choices, application-specific instruction-set processors (ASIP) that incorporate sub-word parallelism provide a low-cost high-performance solution particularly suitable for manipulating short word-length multimedia data streams.
Hardware Software Co-Design of a Multimedia SOC Platform is one of the first of its kinds to provide a comprehensive overview of the design and implementation of the hardware and software of an SoC platform for multimedia applications. Topics covered in this book range from system level design methodology, multimedia algorithm implementation, a sub-word parallel, single-instruction-multiple data (SIMD) processor design, and its virtual platform implementation, to the development of an SIMD parallel compiler as well as a real-time operating system (RTOS).
Hardware Software Co-Design of a Multimedia SOC Platform is written for practitioner engineers and technical managers who want to gain first hand knowledge about the hardware-software design process of an SoC platform. It offers both tutorial-like details to help readers become familiar with a diverse range of subjects, and in-depth analysis for advanced readers to pursue further.
โฆ Table of Contents
Front Matter....Pages I-XIX
Introduction....Pages 1-3
Design Consideration....Pages 5-40
System Level Design....Pages 41-62
Embedded Processor Design....Pages 63-79
Parallel Compiler....Pages 81-114
Implementation of H.264 on PLX....Pages 115-128
Real-Time Operating System for PLX....Pages 129-143
Conclusion....Pages 145-146
Back Matter....Pages 147-151
โฆ Subjects
Circuits and Systems; Software Engineering; Computer Hardware; Computer-Aided Engineering (CAD, CAE) and Design; Processor Architectures
๐ SIMILAR VOLUMES
<p><P>System on Chip (SoC) platforms have become the de facto enabling technology for mobile multimedia personal communication and entertainment embedded systems. Among various architecture choices, application-specific instruction-set processors (ASIP) that incorporate sub-word parallelism provide
Hardware/software co-verification is how to make sure that embedded system software works correctly with the hardware, and that the hardware has been properly designed to run the software successfully -before large sums are spent on prototypes or manufacturing. This is the first book to apply this
Hardware/software co-verification is how to make sure that embedded system software works correctly with the hardware, and that the hardware has been properly designed to run the software successfully -before large sums are spent on prototypes or manufacturing.This is the first book to apply this ve