๐”– Scriptorium
โœฆ   LIBER   โœฆ

๐Ÿ“

FPGA-BASED Hardware Accelerators

โœ Scribed by Iouliia Skliarova, Valery Sklyarov


Publisher
Springer International Publishing
Year
2019
Tongue
English
Leaves
257
Series
Lecture Notes in Electrical Engineering 566
Edition
1st ed.
Category
Library

โฌ‡  Acquire This Volume

No coin nor oath required. For personal study only.

โœฆ Synopsis


This book suggests and describes a number of fast parallel circuits for data/vector processing using FPGA-based hardware accelerators. Three primary areas are covered: searching, sorting, and counting in combinational and iterative networks. These include the application of traditional structures that rely on comparators/swappers as well as alternative networks with a variety of core elements such as adders, logical gates, and look-up tables. The iterative technique discussed in the book enables the sequential reuse of relatively large combinational blocks that execute many parallel operations with small propagation delays. For each type of network discussed, the main focus is on the step-by-step development of the architectures proposed from initial concepts to synthesizable hardware description language specifications. Each type of network is taken through several stages, including modeling the desired functionality in software, the retrieval and automatic conversion of key functions, leading to specifications for optimized hardware modules. The resulting specifications are then synthesized, implemented, and tested in FPGAs using commercial design environments and prototyping boards. The methods proposed can be used in a range of data processing applications, including traditional sorting, the extraction of maximum and minimum subsets from large data sets, communication-time data processing, finding frequently occurring items in a set, and Hamming weight/distance counters/comparators. The book is intended to be a valuable support material for university and industrial engineering courses that involve FPGA-based circuit and system design.

โœฆ Table of Contents


Front Matter ....Pages i-xvi
Reconfigurable Devices and Design Tools (Iouliia Skliarova, Valery Sklyarov)....Pages 1-38
Architectures of FPGA-Based Hardware Accelerators and Design Techniques (Iouliia Skliarova, Valery Sklyarov)....Pages 39-67
Hardware Accelerators for Data Search (Iouliia Skliarova, Valery Sklyarov)....Pages 69-103
Hardware Accelerators for Data Sort (Iouliia Skliarova, Valery Sklyarov)....Pages 105-160
FPGA-Based Hardware Accelerators for Selected Computational Problems (Iouliia Skliarova, Valery Sklyarov)....Pages 161-212
Hardware/Software Co-design (Iouliia Skliarova, Valery Sklyarov)....Pages 213-241
Back Matter ....Pages 243-245

โœฆ Subjects


Engineering; Circuits and Systems; Computational Intelligence


๐Ÿ“œ SIMILAR VOLUMES


FPGA Based Accelerators for Financial Ap
โœ Christian De Schryver (eds.) ๐Ÿ“‚ Library ๐Ÿ“… 2015 ๐Ÿ› Springer International Publishing ๐ŸŒ English

<p><p>This book covers the latest approaches and results from reconfigurable computing architectures employed in the finance domain. So-called field-programmable gate arrays (FPGAs) have already shown to outperform standard CPU- and GPU-based computing architectures by far, saving up to 99% of energ

Hardware Acceleration of EDA Algorithms:
โœ Kanupriya Gulati, Sunil P. Khatri (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2010 ๐Ÿ› Springer US ๐ŸŒ English

<p><P>Hardware Acceleration of EDA Algorithms: Custom ICs, FPGAs and GPUs</P><P></P><P>Kanupriya Gulati</P><P>Sunil P. Khatri</P><P></P><P><BR>This book deals with the acceleration of EDA algorithms using hardware platforms such as Custom ICs, FPGAs and GPUs. Widely applied CAD algorithms are studie

Architecture Exploration of FPGA Based A
โœ B. Sharat Chandra Varma, Kolin Paul, M. Balakrishnan (auth.) ๐Ÿ“‚ Library ๐Ÿ“… 2016 ๐Ÿ› Springer Singapore ๐ŸŒ English

<p>This book presents an evaluation methodology to design future FPGA fabrics incorporating hard embedded blocks (HEBs) to accelerate applications. This methodology will be useful for selection of blocks to be embedded into the fabric and for evaluating the performance gain that can be achieved by s

PC Hardware Tuning & Acceleration
โœ Victor Rudometov, Evgeny Rudometov ๐Ÿ“‚ Library ๐Ÿ“… 2003 ๐Ÿ› A-List Publishing ๐ŸŒ English

From choosing overclocking tools and setting the optimal mode to allowing the fulfillment of the potential of a PC's components, this reference discusses solutions to the problem of computers not performing well enough to accommodate requested tasks. Examined are the particular features of using pro