Bounded delay timing analysis and power estimation using SAT
โ Scribed by Suchismita Roy; P.P. Chakrabarti; Pallab Dasgupta
- Publisher
- Elsevier Science
- Year
- 2010
- Tongue
- English
- Weight
- 234 KB
- Volume
- 41
- Category
- Article
- ISSN
- 0026-2692
No coin nor oath required. For personal study only.
โฆ Synopsis
This paper presents a satisfiability based approach that can be used for accurate estimation of both the critical delay and dynamic transition power consumption of circuits using an event propagation model. The accuracy of the model depends on the accuracy of the gate delays. The speed and efficiency of modern Boolean SAT solvers permits us to model complicated delay models like the Bounded Delay Model, which is better able to capture realistic variations in gate delays due to process variations and changes in operating conditions. We show that timing analysis with bounded delays yields a more accurate critical delay for a circuit than with fixed gate delays. In spite of the high complexity due to unpredictable gate delays, our SAT based approach gives good performance on benchmark circuits, even with a Bounded Delay Model derived from a real industrial library.
๐ SIMILAR VOLUMES
Linear filter methods have been used in the field of continuous-time identification over a considerable time period. Due to the effectiveness and simplicity of the approach, they have found widespread applications and drawn much interest from the system identification community. However, the estimat
In thb paper, parameter-plane and parameter-space methods" are appfied Jbr robust stability analysis of time-delay systems expressed by time-domain models. The relations among the parameters in time-domain matrices and those in s-domain characteristic equations are analyzed. A general rule .for choo