๐”– Bobbio Scriptorium
โœฆ   LIBER   โœฆ

A high level power model for Network-on-Chip (NoC) router

โœ Scribed by Seung Eun Lee; Nader Bagherzadeh


Publisher
Elsevier Science
Year
2009
Tongue
English
Weight
572 KB
Volume
35
Category
Article
ISSN
0045-7906

No coin nor oath required. For personal study only.

โœฆ Synopsis


This paper presents a high level power estimation methodology for a Network-on-Chip (NoC) router, that is capable of providing cycle accurate power profile to enable power exploration at system level. Our power macro model is based on the number of flits passing through a router as the unit of abstraction. Experimental results show that our power macro model incurs less than 5% average absolute cycle error compared to gate level analysis. The high level power macro model allows network power to be readily incorporated into simulation infrastructures, providing a fast and cycle accurate power profile, to enable power optimization such as power-aware compiler, core mapping, and scheduling techniques for CMP. As a case study, we demonstrate the use of our model for evaluating the effect of different core mappings using SPLASH-2 benchmark showing the utility of our power macro model.


๐Ÿ“œ SIMILAR VOLUMES


Stability of a hybrid FDTD-circuit model
โœ Jae-Yong Ihm; Andreas C. Cangellaris ๐Ÿ“‚ Article ๐Ÿ“… 2006 ๐Ÿ› John Wiley and Sons ๐ŸŒ English โš– 123 KB

spacings considered, 0.045 and 0.09, the highest effective diversity gain is achieved when the source impedance (on transmit) is equal to the complex conjugate of the input impedance of the embedded dipole element. We have also shown that if we try to maximize the radiation efficiency, the increased

Stability of a hybrid FDTD-circuit model
โœ Jae-Yong Ihm; Andreas C. Cangellaris ๐Ÿ“‚ Article ๐Ÿ“… 2006 ๐Ÿ› John Wiley and Sons ๐ŸŒ English โš– 140 KB

## Abstract A circuit model for the packageโ€toโ€chip power grid interface is presented for use in conjunction with the finiteโ€difference timeโ€domain (FDTD) simulation of onโ€chip powerโ€grid switching. A numerical scheme is proposed for the integration of the hybrid circuit/FDTD model, the stability o

The psi-cube: a bus-based cube-type clus
โœ Masaru Takesue ๐Ÿ“‚ Article ๐Ÿ“… 2006 ๐Ÿ› Elsevier Science ๐ŸŒ English โš– 401 KB

This paper proposes a bus-based cube-type network, called psi-cube, that alleviates the two problems, long wires and a limited number of I/O pins, against the on-chip systems through a small diameter and dynamic clusters, respectively. The 2 n -node psi-cube is organized on the sets of node-partitio